

# Elbert V2 Spartan 3A FPGA Development Board User Guide



### Get in touch with us!

Please feel free to send a mail to one of the mail IDs below or use the Contact Us page at http://www.numato.com to drop us a quick message.

**Technical Help** Got technical questions? Please write to help@numato.com

Sales Team

Questions about making payments, volume discounts, academic/open source discounts, purchase orders and quotes? Please write to sales@numato.com

Webmaster Questions/Suggestions about our website? Please write to webmaster@numato.com

Like us on Facebook! <u>https://www.facebook.com/numato</u>

Visit our blog <u>http://www.numato.cc</u> for news, updates and specials.

**Mailing Address** Numato Systems Pvt Ltd 1st Floor, #56C Wipro Avenue Phase 1 - Electronic City Bangalore, KA-560100, India

\* Mail orders, phone orders and direct pick up are not available at this time. Please visit our online store to place your order. Estimated shipping time to your address will be displayed in the shopping cart before checkout.



You may use, modify or share this publication or part of thereof adhering to Creative Commons Attribution-ShareAlike 3.0 Unported (CC BY-SA 3.0) License. SOME RIGHTS RESERVED See complete license text at http://creativecommons.org/licenses/by-sa/3.0/

All trademarks are property of their respective owners.

### Introduction

Elbert V2 is an easy to use FPGA Development board featuring Xilinx Spartan-3A FPGA. Elbert V2 is specially designed for experimenting and learning system design with FPGAs. This development board features Xilinx XC3S50A TQG144 FPGA. The USB 2.0 interface provides fast and easy configuration download to the on-board SPI flash. You don't need a programmer or special downloader cable to download the bit stream to the board.

#### Applications

- Product Prototype Development
- Home Networking
- Signal Processing
- Wired and Wireless Communications
- Educational tool for schools and universities

#### **Board features**

- FPGA: Spartan XC3S50A in TQG144 package
- Flash memory: 16 Mb SPI flash memory (M25P16)
- USB 2.0 interface for On-board flash programming
- FPGA configuration via JTAG and USB
- 8 LEDs, Six Push Buttons and 8 way DIP switch for user defined purposes
- One VGA Connector
- One Stereo Jack
- One Micro SD Card Adapter
- Three Seven Segment Displays
- 39 IOs for user defined purposes
- On-board voltage regulators for single power rail operation

# How to use the module

The following section describes how to use this module.

### Components/Tools required

Along with the module, you may need the items in the list below for easy and fast installation.

- **1.** USB A to Mini B cable.
- 2. DC Power supply (Optional).

### **Connection Diagram**



This diagram should be used as a reference only. For detailed information, see Elbert V2 schematics at the end of this documentation. Details of individual connectors are as below.

2

### **USB** Interface

The on board full speed USB controller helps a PC/Linux/Mac computer to communicate with this module. Use a USB A to Mini B cable to connect with a PC. By default the module is powered from USB so make sure not to overcrowd unpowered USB hubs (the picture on the left shows USB Mini connector).

Visit <u>http://numato.com/cables-accessories</u> to buy cables and accessories for this product.

### **DC Power Supply**

This module uses +5V power supply to function properly. By default the board is configured to use +5V supply from USB. So an external +5V power is not required unless USB port is unable to supply enough current. In most cases USB ports are capable of providing enough current for the module. Current requirement for this board largely depends on your application. Please consult FPGA datasheet for more details on power requirements. If for any reason, an external 5V power supply needs to be used for the module, the Power select jumper should be configured properly before connecting the power supply. Please refer to the marking on the board for more details.

## Power Select

The Solder jumper is used to configure the power source for the board. The Solder jumper in pin 1 and 2 is shorted to switch the power source to on board USB port and pin 2 and 3 to use the external DC power.

### JTAG Connector

JTAG connector provides access to FPGA's JTAG pins. A XILINX platform cable can be used for JTAG programming.









### VGA

The VGA interface provides this board the ability to generate VGA signals from FPGA and display information any Display/monitor that supports standard VGA connector. This VGA interface uses resistor network based DAC for easy use and code implementation. This 8 bit VGA interface can display up to 256 colors.

Two IOs on the FPGA are dedicated for generating two channels of audio. Different audio tones can be generated by using PWM and Frequency synthesis. The VGA interface provides this board the ability to generate VGA signals from FPGA and display information any Display/monitor that supports standard VGA connector. This VGA interface uses resistor network based DAC for easy use and code implementation. This 8 bit VGA interface can display up to 256 colors.



4

### Micro SD and Audio

Elbert V2 features a Micro SD adapter on-board. By installing a Micro SD card, you can add data logging, media storage and other file storage to your design.

Two IOs on the FPGA are dedicated for generating two channels of audio. Different audio tones can be generated by using PWM and Frequency synthesis.



### 7Segment LED Display

This board features three 7-segment LED display multiplexed for low pin count operation. Each module can be separately turned on and off with the three switching transistors.



©2015 NUMATO SYSTEMS PVT LTD www.numato.com

### LED, Push Button and Dip Switch

Elbert V2 has six push button switches, an eight position DIP switch and eight LEDs for human interaction. All switches are directly connected to Spartan 6 FPGA and can be used in your design with minimal effort. The switches will require weak pull up on the GPIOs to be enabled. Please see a sample UCF (User Constraints File) to see how to enable pull-ups on IOs.



### **GPIOs**

This board is equipped with 39 user IO pins that can be used for various custom applications. Pin assignments on the connectors are available in the tables below.

#### HEADER P1

| Header Pin No. | Pin description | Spartan-3A (XC3S50A-TQG144)Pin No. |
|----------------|-----------------|------------------------------------|
| 1              | IO_L12P_3       | 31                                 |
| 2              | IO_L12N_3       | 32                                 |
| 3              | IO_L11P_3       | 28                                 |
| 4              | IO_L11N_3       | 30                                 |
| 5              | IO_L10P_3       | 27                                 |
| 6              | IO_L10N_3       | 29                                 |
| 7              | IO_L09P_3       | 24                                 |
| 8              | IO_L09N_3       | 25                                 |
| 9              | GND             | NA                                 |
| 10             | GND             | NA                                 |
| 11             | VCCAUX          | NA                                 |
| 12             | VCCAUX          | NA                                 |

#### **HEADER P6**

| Header Pin No. | Pin description        | Spartan-3A (XC3S50A-TQG144)Pin No. |
|----------------|------------------------|------------------------------------|
| 1              | IO_L08P_3/TRDY2/LHCLK6 | 19                                 |
| 2              | IO_L08N_3/LHCLK7       | 21                                 |
| 3              | IO_L07P_3/LHCLK4       | 18                                 |
| 4              | IO_L07N_3/LHCLK5       | 20                                 |
| 5              | IO_L06P_3/LHCLK2       | 15                                 |
| 6              | IO_L06N_3/IRDY2/LHCLK3 | 16                                 |
| 7              | IO_L05P_3/LHCLK0       | 12                                 |
| 8              | IO_L05N_3/LHCLK1       | 13                                 |

| 9  | GND    | NA |
|----|--------|----|
| 10 | GND    | NA |
| 11 | VCCAUX | NA |
| 12 | VCCAUX | NA |

#### HEADER P2

| Header Pin No. | Pin description  | Spartan-3A (XC3S50A-TQG144)Pin No. |
|----------------|------------------|------------------------------------|
| 1              | IO_L04P_3        | 10                                 |
| 2              | IO_L04N_3/VREF_3 | 11                                 |
| 3              | IO_L03P_3        | 7                                  |
| 4              | IO_L03N_3        | 8                                  |
| 5              | IO_L02P_3        | 3                                  |
| 6              | IO_L02N_3        | 5                                  |
| 7              | IO_L01P_3        | 4                                  |
| 8              | IO_L01N_3        | 6                                  |
| 9              | GND              | NA                                 |
| 10             | GND              | NA                                 |
| 11             | VCCAUX           | NA                                 |
| 12             | VCCAUX           | NA                                 |

#### HEADER P4

| Header Pin No. | Pin description  | Spartan-3A (XC3S50A-TQG144)Pin No. |
|----------------|------------------|------------------------------------|
| 1              | IO_L12P_0/VREF_0 | 141                                |
| 2              | IO_L12N_0/PUDC_B | 143                                |
| 3              | IO_L11P_0        | 138                                |
| 4              | IO_L11N_0        | 139                                |
| 5              | IO_L10P_0        | 134                                |
| 6              | IO_L10N_0        | 135                                |
| 7              | IO_L09P_0/GCLK10 | 130                                |

| 8  | IO_L09N_0/GCLK11 | 132 |
|----|------------------|-----|
| 9  | GND              | NA  |
| 10 | GND              | NA  |
| 11 | VCCAUX           | NA  |
| 12 | VCCAUX           | NA  |

#### **HEADER P5**

| Header Pin No. | Pin description        | Spartan-3A (XC3S50A-TQG144)Pin No. |
|----------------|------------------------|------------------------------------|
| 1              | IO_L07P_0/GCLK6        | 125                                |
| 2              | IP_0/VREF_0            | 123                                |
| 3              | IO_L07N_0/GCLK7        | 127                                |
| 4              | IO_L06N_0/GCLK5        | 126                                |
| 5              | IO_L08N_0/GCLK9        | 131                                |
| 6              | IO_L07P_1/IRDY1/RHCLK6 | 91                                 |
| 7              | IO_0                   | 142                                |
| 8              | IP_0                   | 140                                |
| 9              | GND                    | NA                                 |
| 10             | VCCAUX                 | NA                                 |

### **Driver Installation**

#### Windows

This product requires a driver to be installed for proper functioning when used with Windows. The driver package can be downloaded from the product page. To install the driver, unzip the contents of the downloaded driver package to a folder. Attach USB cable to the PC and when asked by Windows

device installation wizard, point to the folder where driver files are present. When driver installation is complete, the module should appear in Windows Device Manager as a serial port (see the picture on the right). Note down the name of the serial port (COM1, COM2 etc..). This information is required while programming the module with configuration tool.



#### Linux

To use this product with Linux, USB CDC driver needs to be compiled in with the kernel. Fortunately, **most Linux distributions (Ubuntu, Redhat, Debian etc..) has this driver pre-installed.** The chances of you requiring to rebuild the kernel to include the USB CDC driver is very slim. When connected to a Linux machine, this product should appear as a serial port in the /dev directory. Usually the name of the device will be "ttyACMx" or similar. The name may be different depending on the Linux distribution you have.

#### Mac

Similar to Linux, Mac operating system comes with the required drivers pre-installed. When connected to a Mac computer, the device should appear as a serial port.

### Generating Bit Stream for Elbert V2

HDL design needs to be converted to bit stream before it can be programmed to FPGA. Elbert V2 at this time accepts only binary (.bin) bit stream created XILINX ISE by (http://www.xilinx.com/tools/webpack.htm). Once the HDL is synthesized, it is easy to create a binary bit stream out of it. Please follow the Steps below to generate binary bit stream from your design using ISE Web Pack.

Step 1: Right click on the "Generate Programming File" option in "Processes" window.



©2015 NUMATO SYSTEMS PVT LTD www.numato.com Step 2: Select "Process Properties" from the pop up menu. In the dialog box, check "Create Binary Configuration File" Check box and click "Apply".

| Category             | Switch Name        | Property Name                              | Value        |
|----------------------|--------------------|--------------------------------------------|--------------|
| General Options      | -d                 | Run Design Rules Checker (DRC)             | <b>V</b>     |
| Startup Options      | -j                 | Create Bit File                            | <b>V</b>     |
| Readback Options     | -g Binary:         | Create Binary Configuration File           |              |
| Encryption Options   | -b                 | Create ASCII Configuration File            |              |
| Suspend/Wake Options | -g IEEE1532:       | Create IEEE 1532 Configuration File        |              |
|                      | -g Compress        | Enable BitStream Compression               |              |
|                      | -g DebugBitstream: | Enable Debugging of Serial Mode BitStream  |              |
|                      | -g CRC:            | Enable Cyclic Redundancy Checking (CRC)    | <b>V</b>     |
|                      | Property di        | splay level: Standard 💌 📝 Display switch n | ames Default |
|                      |                    | OK Cancel Appl                             | y Help       |

Step 3: Click "OK" to close the dialog box. Right click on "Generate Programming File" option again and select "Run". Now you will be able to find a .bin file in the project directory and that file can be used for Elbert V2 configuration.

### Powering Up Elbert V2

Elbert V2 can be powered directly from USB port so make sure that you are using a USB port that can power the board properly. It is recommended to connect the board directly to the PC instead using a hub. It is practically very difficult to estimate the power consumption of the board, as it depends heavily on your design and the clock used. XILINX provides tools to estimate the power consumption. In any case if power from USB is not enough for your application, an external supply can be applied to the board. Elbert V2 requires two different voltages, a 3.3V and a 1.2V supply. On-board regulators derive these voltages from the USB/Ext power supply.

### Configuring Elbert V2

The Elbert V2 Spartan6 module can be configured by two methods,

- a) Using Elbert V2 configuration tool through USB.
- b) Using the Xilinx programming cable..

### Configuring Elbert V2 using configuration tool

Elbert V2 has an on-board micro-controller which facilitates easy reprogramming of on-board SPI flash through USB interface. The micro-controller receives bit stream from the host application and program it in to the SPI Flash and lets the FPGA boot from the flash. The Elbert V2 configuration application can be downloaded from <u>www.numato.com</u> for free. When Elbert V2 is connected to PC, it shows up as a COM port in Device Manager. Run configuration application, select proper COM Port before downloading bit stream. Click on "Open File" to select the bit stream file (.bin) and press "Program" button to download the bit stream. Wait till the download process is finished. Once the download process is over, the configuration controller will try to boot the FPGA from the SPI Flash automatically. Follow the below steps.

Step 1: Open Elbert V2 Configuration Tool. Select the port no.(Refer "Driver installation" for more information on finding port no.) Click Open file and select the .bin file.



©2015 NUMATO SYSTEMS PVT LTD www.numato.com Step 2: Click on "Program" button. Wait till "Done" appears on the screen.

| Elbert V2                                                                                         | XC3S Se                                                             | ries)                                                                | A  |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|----|
| File select<br>Configura<br>Erasing fl<br>Programn<br>Verifying<br>Configura<br>Rebooting<br>Done | tion dow<br>ash sect<br>ning flas<br>configura<br>tion succ<br>FPGA | ertv2topmodule.bi<br>inload started<br>ors<br>h<br>ation<br>ccessful | n" |
|                                                                                                   |                                                                     |                                                                      |    |

### Configuring Elbert V2 using JTAG

Elbert V2 Spartan6 module features an on-board JTAG connector which facilitates easy reprogramming of SRAM and on-board SPI flash through JTAG programmer like "XILINX Platform-cable usb". Programming Elbert V2 using JTAG requires "XILINX ISE iMPACT" software which is bundled with XILINX ISE Design Suite. To program the SPI flash we need a ".mcs" file needs to be generated from the ".bit" file. Steps for generating ".mcs" file is discussed below. Programming FPGA SRAM does not require a mcs file to be generated.

Generating ".mcs" file for Elbert V2

Step 1: Open ISE iMPACT. Click on "Create PROM file(PROM file formatter)".In the dialog box, select "Configure Single FPGA" in storage device type. Then click on the green arrow at the right side.

| 🛞 ISE iMPACT (P.49d)                                                                                 |                                                                 |                                          |   |                                               |                  |         |           |
|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------|---|-----------------------------------------------|------------------|---------|-----------|
| File Edit View Operations Output Debug Win                                                           | dow Help                                                        |                                          |   |                                               |                  |         |           |
| 🗋 🆻 🦆 🗟 🖬 🎤 🕅                                                                                        |                                                                 |                                          |   |                                               |                  |         |           |
| MPACT Hows ↔ □ ∄ ×   State ⊕ X   SystemACE ⊂ Create PROM File Format   ⊕ WebTalk Data ⊕ WebTalk Data | PROM File Formatter                                             |                                          | _ | _                                             |                  |         | <b></b> ) |
|                                                                                                      | Step 1. Select Storage Target                                   | Step 2. Add Storage Device(s)            |   | Step 3.                                       | 2                | Enter D | ata       |
|                                                                                                      | Storage Device Type :<br>Vilinx Flash/PROM<br>Non-Volatile FPGA | Target FPGA Spartan3E v                  |   | General File Detail<br>Checksum Fill<br>Value | FF               | Value   |           |
|                                                                                                      |                                                                 | Add Storage Device Remove Storage Device |   | Output File Name                              | Untitled         |         |           |
|                                                                                                      | Configure Single FPGA<br>Configure MultiBoot FPGA<br>BPI Flash  |                                          |   | Output File<br>Location                       | C:\Xilinx\14.4\I | SE_DS\  | B         |
|                                                                                                      | ··· Configure Single FPGA<br>··· Configure MultiBoot FPGA       |                                          |   | Flash/PROM File                               | Property         | Value   | ~         |
|                                                                                                      | Configure from Paralleled PROMs Generic Parallel PROM           |                                          |   | File Format                                   |                  | BIN     |           |
| MPACT Processes ↔ □ 중 ×                                                                              |                                                                 |                                          |   | Use Power-of-2 for                            | Start Addr       | No      |           |
|                                                                                                      |                                                                 |                                          |   | Number of Bitstream                           | n i              | 2       | - 1       |
|                                                                                                      |                                                                 |                                          |   | Bitstream 0 Start A                           | ddress           | 0       | _ 11      |
|                                                                                                      |                                                                 |                                          |   | Add Non-Configura                             | ion Data Files   | Vac     | _         |
|                                                                                                      |                                                                 |                                          |   | Number of Data File                           |                  | 100     | -         |
|                                                                                                      |                                                                 | Auto Select PROM                         |   | •                                             |                  |         | •         |
|                                                                                                      | Description:                                                    |                                          |   |                                               | 7.5              |         |           |
|                                                                                                      | If you are targeting any 3rd party supplied SPI PROM, select th | is storage device type                   |   | OK                                            | Cance            | el He   | 49        |

©2015 NUMATO SYSTEMS PVT LTD www.numato.com Step 2: Select 16M in Storage Device (bits) list. Now click on "Add Storage Device", then the green arrow at the right side.

| Storage Device (bits) | 16M 💌                                                                             |
|-----------------------|-----------------------------------------------------------------------------------|
| Add Storage Device    | 128K<br>256K<br>512K<br>1M<br>2M<br>4M<br>8M<br>16M<br>32M<br>64M<br>128M<br>256M |
| Auto Select PROM      |                                                                                   |

\_\_\_

Step 3: Set an output file name and an output file location (the ".mcs" file will be generated at this location which will be required later for programming the FPGA), then click OK twice, then select the ".bit" file we already generated then click Open and click NO when it prompts to add another device file.

|         | Step 3.                 |                               | Enter Da  | ta |
|---------|-------------------------|-------------------------------|-----------|----|
|         | General File Detail     |                               | Value     |    |
|         | Checksum Fill<br>Value  | FF                            |           |    |
|         | Output File Name        | ElbertV2                      |           |    |
|         | Output File<br>Location | C:\Xilinx\14.4                | use_ds/   | B  |
| -       | Flash/PROM Fil          | e Property                    | Value     |    |
| -       | File Format             |                               | MCS       |    |
|         | Add Non-Configura       | n-Configuration Data Files No |           |    |
|         |                         |                               |           |    |
| mode    | 2                       |                               |           |    |
| d to ca | alculate the checksun   | n of the unused               | portions. |    |

Cancel

Help

OK

Step 4: Double click on "Generate File". "Generate Succeeded" will be displayed as shown in fig below if the mcs file is generated successfully.



19

### Programming FPGA using ISE iMPACT

Step 1: Open ISE iMPACT. Click on "Boundary Scan" in the iMPACT flows window in the left top corner. Then right click on the window panel in the right side. Select "Initialize Chain".



Step 2: If the device is detected properly you will get a pop up window as shown below, Click OK. Then right click on the SPI/BPI (next to the black arrow in the below fig.), select Add SPI/BPI Flash.



Step 3: Select the ".mcs" file we already created and click OK. Now choose "M25P16" in the dialogue box appeared, then click OK.

| SPI PROM    | M25016 |  |
|-------------|--------|--|
| Data Width: | 1      |  |
| bad widen.  | L      |  |
|             |        |  |
|             |        |  |
|             |        |  |
|             |        |  |
|             |        |  |

#### 21

Step 4: Click on "Flash", Double Click on Program, select OK. If the programming is successful, a confirmation message will be displayed.



### **Technical Specifications**

| Parameter *                                   | Value        | Unit |
|-----------------------------------------------|--------------|------|
| Basic Specifications                          |              |      |
| Number of GPIOs                               | 39           |      |
| Number of LEDs                                | 8            |      |
| Number of Push Buttons                        | 6            |      |
| SPI Flash Memory (M25P16)                     | 16           | Mb   |
| Power supply voltage (USB or external)        | 5 - 7        | V    |
| FPGA Specifications                           |              |      |
| Internal supply voltage relative to GND       | –0.5 to 1.25 | V    |
| Auxiliary supply voltage relative to GND      | –0.5 to 3.75 | V    |
| Output drivers supply voltage relative to GND | –0.5 to 3.75 | V    |

\* All parameters considered nominal. Numato Systems Pvt Ltd reserve the right to modify products without notice.

### **Physical Dimensions**



L x W x H : 122.00 mm x 86.00 mm x 17 mm Mechanical Hole Diameter : 3.2 mm

Schematics See next page.

> ©2015 NUMATO SYSTEMS PVT LTD www.numato.com



License : CC http://www.n Numato Lab File: ElbertV2 Sheet: / Title: Elbert Size: A3 KiCad E.D.A.

|                       |                 |            | ľ |
|-----------------------|-----------------|------------|---|
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            | F |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            | D |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            |   |
|                       |                 |            | E |
| C BY-SA               |                 |            |   |
| numato.com            |                 |            |   |
| 2.sch                 |                 |            |   |
| – Spartan 3A FPGA Dev | velopment Board | -          |   |
| Date: 25 mar 201      | .4              | Rev:       | - |
|                       |                 | L IU: 1/ D |   |







DONE





License : CC http://www. Numato Lab File: Spartar Sheet: /Spa Title: Elbert Size: A3 KiCad E.D.A.

### **EXPANSION CONNECTORS**

| GPI00     1       GPI02     3       GPI04     5       GPI06     7       GND     9       VCCAUX     11     | P1 2 GPI01<br>4 GPI03<br>6 GPI05<br>8 GPI07<br>10 GND<br>12 VCCAUX                                                                                           |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPI08     1       GPI010     3       GPI012     5       GPI014     7       GND     9       VCCAUX     11  | P6<br><u>2</u> <u>GPI09</u><br><u>4</u> <u>GPI011</u><br><u>6</u> <u>GPI013</u><br><u>8</u> <u>GPI015</u><br><u>10</u> <u>GND</u><br><u>12</u> <u>VCCAUX</u> |
| GPI016     1       GPI018     3       GPI020     5       GPI022     7       GND     9       VCCAUX     11 | P2<br>2 GPI017<br>4 GPI019<br>6 GPI021<br>8 GPI023<br>10 GND<br>12 VCCAUX                                                                                    |
| GPI024 1<br>GPI026 3<br>GPI028 5<br>GPI020 7<br>GND 9<br>VCCAUX11                                         | P4<br>2 GPI025<br>4 GPI027<br>6 GPI029<br>8 GPI031<br>10 GND<br>12 VCCAUX                                                                                    |
| IP1 1 2                                                                                                   | P5 2 IP2                                                                                                                                                     |

|     |          | <b>7</b> 5 |       |
|-----|----------|------------|-------|
| IP1 |          |            | IP2   |
| IP3 | 3        | K 4        | IP4   |
| IP5 | 5 8      | 6          | IP6   |
| IP7 | 7 2      | 8          | IP8   |
| GND | 9 0      | X10 V      | CCAUX |
|     | <u> </u> |            |       |



| BY-SA                     |             |   |         |  |
|---------------------------|-------------|---|---------|--|
| numato.com                |             |   |         |  |
|                           |             |   |         |  |
| n.sch                     |             |   |         |  |
| rtan/                     |             |   |         |  |
| – Spartan 3A FPGA Develop | oment Board |   |         |  |
| Date: 25 mar 2014         |             |   | Rev:    |  |
|                           |             |   | ld: 2/5 |  |
| 6                         |             | 7 |         |  |













|       | l               | M317    |            | 1.25V           |
|-------|-----------------|---------|------------|-----------------|
| 5V    | 3 <sub>IN</sub> | IC4 out | 2          | VCCINIT VCCINIT |
| C21   |                 |         |            | C24             |
| 0.1uF |                 | ADJ     |            | 0.1uF           |
| 3     | R7<br>LOE       |         | R10<br>20E | 」↓              |

| License : CC  | BY-SA                       |          |         |
|---------------|-----------------------------|----------|---------|
| http://www.n  | umato.com                   |          |         |
| Numato Lab    |                             |          |         |
| File: Power S | upply.sch                   |          |         |
| Sheet: /Powe  | r Supply/                   |          |         |
| Title: Elbert | – Spartan 3A FPGA Developme | nt Board |         |
| Size: A4      | Date: 25 mar 2014           |          | Rev:    |
| KiCad E.D.A.  |                             |          | ld: 4/5 |
|               | 4                           |          | 5       |











DIP SWITCH DP[1..8] D DP2 DP3 DP4 DP5 DP6 DP7 DP8  $\frac{2}{3}$ 6 7 0  $b_{10}^{11}$ GND ₹<u>`</u>\_\_\_\_

PUSH BUTTON SWITCH







License : CC http://www. Numato Lab File: Expans Sheet: /Exp Title: Elbert Size: A3 KiCad E.D.A.

|                                     |  |         | _ |  |
|-------------------------------------|--|---------|---|--|
| C BY-SA                             |  |         | 2 |  |
| numato.com                          |  |         |   |  |
| 1                                   |  |         |   |  |
| ion Modules.sch                     |  |         |   |  |
| ansion Modules/                     |  |         |   |  |
| – Spartan 3A FPGA Development Board |  |         |   |  |
| Date: 25 mar 2014                   |  | Rev:    |   |  |
| •                                   |  | ld: 5/5 |   |  |
| 6                                   |  | 7       |   |  |